# Assignment Seven Hardware Lab: CS224

Shelke Durgesh Balkrishna: 230101093

Kavya Kumar Agrawal: 230101053

Parth Sunil Aher: 230101072

Dhruv Pansuriya: 230101071

 $10 {\rm th\ April\ } 2025$ 

## 1 Problem Statement

The task is to efficiently implement long chain addition in Verilog and demonstrate it using an FPGA. The requirements are:

- Implement an iterative datapath using one adder.
- Implement an iterative datapath using four adders.
- Create a pipelined datapath with initiation interval and throughput of one per clock cycle.
- Compare area, latency, clock period, and throughput for all designs.
- Demonstrate the first design on FPGA with input and output valid signals.

# 2 Logic behind the circuit obtained

The circuit design is based on modular principles:

#### 2.1 Iterative Datapath with One Adder

The circuit implements a simple sequential accumulator system that adds eight 4-bit input values using a 7-bit ripple carry adder and stores the final result. It consists of two main components: a controller and a datapath. The controller uses a finite state machine (FSM) to manage the sequence of operations, including collecting inputs, initializing the accumulator, performing sequential additions, and finalizing the result. The datapath stores the 4-bit inputs in registers, zero-extends them to 7 bits, and adds them one by one to an internal accumulator using a 7-bit ripple carry adder made from chained 1-bit full adders. The system waits for a 'start' signal, collects inputs one at a time when 'in\_valid' is asserted, and then performs the addition over several clock cycles. Once all inputs are added, the final sum is stored in the 'result' output, and the 'done' signal is raised to indicate completion. The 'ready\_for\_input' signal helps synchronize input loading with the controller state.

#### 2.2 Iterative Datapath with Four Adders

The logic behind the circuit is centered around implementing parallel addition using four ripple carry adders controlled by a finite state machine (FSM) for sequential operations. The circuit takes eight 4-bit inputs and processes them in stages to compute the final 7-bit sum. In the first stage, four ripple carry adders operate in parallel to compute partial sums from pairs of inputs (e.g., REG0 + REG1, REG2 + REG3, REG4 + REG5, REG6 + REG7). These intermediate results are stored in 7-bit registers (REGX0-REGX3). In the second stage, two additional adders combine these partial sums into two aggregated sums stored in REGY0 and REGY1. Finally, a single adder computes the final sum by adding the values in REGY0 and REGY1, storing

the result in REGZ. Multiplexers dynamically route data between stages based on control signals generated by the FSM, enabling efficient reuse of resources. The FSM transitions through states to manage input loading, intermediate calculations, and output generation, ensuring proper synchronization of operations. This design balances parallel computation for speed with sequential aggregation for resource efficiency.

#### 2.3 Pipelined Datapath

The pipelined design achieves high throughput by overlapping computations across multiple pipeline stages, allowing efficient processing of inputs with minimal latency. The circuit is divided into three pipeline stages: the first stage uses four 4-bit adders to compute partial sums from eight input registers (REG0-REG7), storing the results in intermediate 7-bit registers (REGX0-REGX3). The second stage aggregates these partial sums using two 7-bit adders, storing results in REGY0 and REGY1. Finally, the third stage computes the overall sum using a single 7-bit adder, storing the result in REGZ. A finite state machine (FSM) coordinates the pipeline operation, ensuring proper synchronization and data flow between stages. Multiplexers dynamically route input data and intermediate results based on control signals, enabling efficient reuse of hardware resources. By overlapping computations across stages, this design achieves a throughput of one result per clock cycle after an initial latency of four cycles, balancing speed and resource utilization effectively.

Each design balances trade-offs between area, latency, and throughput.

# 3 Design Diagrams

#### 3.1 ASM for One Adder



Figure 1: ASM for One Adder (Conceptual Representation)

## 3.2 FSM for One Adder



Figure 2: FSM for One Adder (Conceptual Representation)

## 3.3 Iterative Datapath with One Adder



Figure 3: Iterative Datapath with One Adder (Conceptual Representation)

## 3.4 ASM for four Adder



Figure 4: ASM for four Adder (Conceptual Representation)

## 3.5 FSM for four Adder



Figure 5: FSM for four Adder (Conceptual Representation)

### 3.6 Block diagram with One Adder



Figure 6: Iterative Datapath with One Adder (Conceptual Representation)

#### 3.7 Block diagram1 with Four Adders



Figure 7: Block diagram1 with Four Adders

### 3.8 Block diagram2 with Four Adders



Figure 8: Block diagram2 with Four Adders

## 3.9 Pipelined ASM



Figure 9: Pipelined ASM (Conceptual Representation)

## 3.10 Pipelined Datapath Design



Figure 10: Pipelined Datapath (Conceptual Representation)

#### 3.11 Pipelined block diagram



Figure 11: Pipelined block diagram

# 4 Simulation Results

Simulation was performed for all three designs using a stream of 10 input sets:

- Iterative Datapath with One Adder: Latency =  $8T_{clk}$ , Area = Low.
- Iterative Datapath with Four Adders: Latency =  $2T_{clk}$ , Area = Medium.
- Pipelined Datapath: Latency =  $4T_{clk}$ , Throughput =  $1/T_{clk}$ , Area = High. Waveforms for each design are shown below:



Figure 12: Simulation Waveform for Q1

Figure 13: Simulation Waveform for Q3

# 5 FPGA Demonstration

For FPGA implementation: - Inputs were read sequentially using a data valid signal.

- Outputs were displayed using an out valid signal.

I/O pin mapping for FPGA implementation:

Table 1: I/O Pin Mapping for FPGA Implementation

| Signal Name | Port Name | FPGA Pin |
|-------------|-----------|----------|
| clk         | clk       | P1       |
| reset       | reset     | P2       |
| in[3:0]     | in        | P3-P6    |
| out[6:0]    | out       | P7-P13   |
| valid       | valid     | P14      |
| done        | done      | P15      |

# 6 Conclusion

This assignment explored three implementations of long chain addition: 1. Iterative datapath with one adder. 2. Iterative datapath with four adders. 3. Pipelined datapath.

Through simulation and FPGA demonstration, we analyzed trade-offs between area, latency, and throughput. The pipelined design achieved the highest throughput but required more resources. The iterative design with one adder was resource-efficient but slower.

This work highlights the importance of architectural choices in digital system design and their impact on performance metrics.

# 7 Observations

The three different architectures for long chain addition each demonstrate unique trade-offs between performance and hardware resource usage. Key observations from simulation and synthesis are:

- Iterative Datapath with One Adder: Utilizes minimal area and is highly resource-efficient. However, the latency is highest among all due to its sequential nature. It is best suited for low-speed, resource-constrained applications.
- Iterative Datapath with Four Adders: Offers a balance between speed and resource usage. The partial parallelism reduces latency significantly compared to the single-adder design while avoiding the complexity of pipelining.
- Pipelined Datapath: Achieves the best throughput with one output per clock cycle after initial latency. It is the fastest in processing multiple input sets but consumes the most area due to additional pipeline registers and combinational logic.

Table 2: Comparison of All Three Architectures

| Architecture                                       | Area Usage            | Latency                              | Clock Period          | Throughput                                                  |
|----------------------------------------------------|-----------------------|--------------------------------------|-----------------------|-------------------------------------------------------------|
| Iterative (1 Adder) Iterative (4 Adders) Pipelined | Low<br>Medium<br>High | 8 cycles 2 cycles 4 cycles (initial) | High<br>Medium<br>Low | 1 result / 8 cycles<br>1 result / cycle<br>1 result / cycle |